VLSI architectures for video signal processing

Publikation: Beitrag in FachzeitschriftKonferenzaufsatz in FachzeitschriftForschungPeer-Review

Autoren

  • Peter Pirsch
  • Winfried Gehrke
Forschungs-netzwerk anzeigen

Details

OriginalspracheEnglisch
Seiten (von - bis)6-10
Seitenumfang5
FachzeitschriftIEE Conference Publication
Ausgabenummer410
PublikationsstatusVeröffentlicht - Feb. 1995
Veranstaltung5th International Conference on Image Processing and its Applications - Edinburgh, UK
Dauer: 4 Juli 19956 Juli 1995

Abstract

The paper presents an overview on architectures for VLSI implementations of video compression schemes as specified by standardization committees of the ITU and ISO, focussing on programmable architectures. Programmable video signal processors are classified and specified as homogeneous and heterogeneous processor architectures. Heterogeneous processors outperform homogeneous processors due to adaptation to the requirements of special subtasks by dedicated modules. The majority of heterogeneous processors incorporate dedicated modules for high performance subtasks of high regularity like DCT and block matching. By normalization to a fictive 1.0 micron CMOS process typical linear relationships between silicon area and through-put rate have been determined for the different architectural styles. This relationship indicates a figure of merit for silicon efficiency.

ASJC Scopus Sachgebiete

Zitieren

VLSI architectures for video signal processing. / Pirsch, Peter; Gehrke, Winfried.
in: IEE Conference Publication, Nr. 410, 02.1995, S. 6-10.

Publikation: Beitrag in FachzeitschriftKonferenzaufsatz in FachzeitschriftForschungPeer-Review

Pirsch, P & Gehrke, W 1995, 'VLSI architectures for video signal processing', IEE Conference Publication, Nr. 410, S. 6-10. https://doi.org/10.1049/cp:19950609
Pirsch, P., & Gehrke, W. (1995). VLSI architectures for video signal processing. IEE Conference Publication, (410), 6-10. https://doi.org/10.1049/cp:19950609
Pirsch P, Gehrke W. VLSI architectures for video signal processing. IEE Conference Publication. 1995 Feb;(410):6-10. doi: 10.1049/cp:19950609
Pirsch, Peter ; Gehrke, Winfried. / VLSI architectures for video signal processing. in: IEE Conference Publication. 1995 ; Nr. 410. S. 6-10.
Download
@article{f1ce72c8e3bc4ce49dd44b003c1ded67,
title = "VLSI architectures for video signal processing",
abstract = "The paper presents an overview on architectures for VLSI implementations of video compression schemes as specified by standardization committees of the ITU and ISO, focussing on programmable architectures. Programmable video signal processors are classified and specified as homogeneous and heterogeneous processor architectures. Heterogeneous processors outperform homogeneous processors due to adaptation to the requirements of special subtasks by dedicated modules. The majority of heterogeneous processors incorporate dedicated modules for high performance subtasks of high regularity like DCT and block matching. By normalization to a fictive 1.0 micron CMOS process typical linear relationships between silicon area and through-put rate have been determined for the different architectural styles. This relationship indicates a figure of merit for silicon efficiency.",
author = "Peter Pirsch and Winfried Gehrke",
year = "1995",
month = feb,
doi = "10.1049/cp:19950609",
language = "English",
pages = "6--10",
number = "410",
note = "5th International Conference on Image Processing and its Applications ; Conference date: 04-07-1995 Through 06-07-1995",

}

Download

TY - JOUR

T1 - VLSI architectures for video signal processing

AU - Pirsch, Peter

AU - Gehrke, Winfried

PY - 1995/2

Y1 - 1995/2

N2 - The paper presents an overview on architectures for VLSI implementations of video compression schemes as specified by standardization committees of the ITU and ISO, focussing on programmable architectures. Programmable video signal processors are classified and specified as homogeneous and heterogeneous processor architectures. Heterogeneous processors outperform homogeneous processors due to adaptation to the requirements of special subtasks by dedicated modules. The majority of heterogeneous processors incorporate dedicated modules for high performance subtasks of high regularity like DCT and block matching. By normalization to a fictive 1.0 micron CMOS process typical linear relationships between silicon area and through-put rate have been determined for the different architectural styles. This relationship indicates a figure of merit for silicon efficiency.

AB - The paper presents an overview on architectures for VLSI implementations of video compression schemes as specified by standardization committees of the ITU and ISO, focussing on programmable architectures. Programmable video signal processors are classified and specified as homogeneous and heterogeneous processor architectures. Heterogeneous processors outperform homogeneous processors due to adaptation to the requirements of special subtasks by dedicated modules. The majority of heterogeneous processors incorporate dedicated modules for high performance subtasks of high regularity like DCT and block matching. By normalization to a fictive 1.0 micron CMOS process typical linear relationships between silicon area and through-put rate have been determined for the different architectural styles. This relationship indicates a figure of merit for silicon efficiency.

UR - http://www.scopus.com/inward/record.url?scp=0029214130&partnerID=8YFLogxK

U2 - 10.1049/cp:19950609

DO - 10.1049/cp:19950609

M3 - Conference article

AN - SCOPUS:0029214130

SP - 6

EP - 10

JO - IEE Conference Publication

JF - IEE Conference Publication

SN - 0537-9989

IS - 410

T2 - 5th International Conference on Image Processing and its Applications

Y2 - 4 July 1995 through 6 July 1995

ER -