Single-chip video signal processing system with embedded DRAM

Publikation: Beitrag in FachzeitschriftKonferenzaufsatz in FachzeitschriftForschungPeer-Review

Autoren

  • Joerg Hilgenstock
  • Klaus Herrmann
  • Soeren Moch
  • Peter Pirsch
Forschungs-netzwerk anzeigen

Details

OriginalspracheEnglisch
Seiten (von - bis)23-32
Seitenumfang10
FachzeitschriftIEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation
PublikationsstatusVeröffentlicht - 2000
Veranstaltung2000 IEEE Workshop on Signal Processing Systems (SIPS 2000) - Lafayette, LA, USA
Dauer: 11 Okt. 200013 Okt. 2000

Abstract

A programmable single-chip multiprocessor system for video signal processing applications has been developed. It integrates four processing nodes with on-chip DRAM and application-specific interfaces. The embedded DRAM is primarily used as frame buffer and makes external memory for most applications obsolete. For fast access to local data segments also static RAM is integrated in each processing node. Methods for efficient usage of the integrated memory are discussed and the concept for a MPEG2 video encoder/decoder implementation is presented.

ASJC Scopus Sachgebiete

Zitieren

Single-chip video signal processing system with embedded DRAM. / Hilgenstock, Joerg; Herrmann, Klaus; Moch, Soeren et al.
in: IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation, 2000, S. 23-32.

Publikation: Beitrag in FachzeitschriftKonferenzaufsatz in FachzeitschriftForschungPeer-Review

Hilgenstock, J, Herrmann, K, Moch, S & Pirsch, P 2000, 'Single-chip video signal processing system with embedded DRAM', IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation, S. 23-32.
Hilgenstock, J., Herrmann, K., Moch, S., & Pirsch, P. (2000). Single-chip video signal processing system with embedded DRAM. IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation, 23-32.
Hilgenstock J, Herrmann K, Moch S, Pirsch P. Single-chip video signal processing system with embedded DRAM. IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation. 2000;23-32.
Hilgenstock, Joerg ; Herrmann, Klaus ; Moch, Soeren et al. / Single-chip video signal processing system with embedded DRAM. in: IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation. 2000 ; S. 23-32.
Download
@article{a44c897ce2724c63aac308de60739f04,
title = "Single-chip video signal processing system with embedded DRAM",
abstract = "A programmable single-chip multiprocessor system for video signal processing applications has been developed. It integrates four processing nodes with on-chip DRAM and application-specific interfaces. The embedded DRAM is primarily used as frame buffer and makes external memory for most applications obsolete. For fast access to local data segments also static RAM is integrated in each processing node. Methods for efficient usage of the integrated memory are discussed and the concept for a MPEG2 video encoder/decoder implementation is presented.",
author = "Joerg Hilgenstock and Klaus Herrmann and Soeren Moch and Peter Pirsch",
year = "2000",
language = "English",
pages = "23--32",
note = "2000 IEEE Workshop on Signal Processing Systems (SIPS 2000) ; Conference date: 11-10-2000 Through 13-10-2000",

}

Download

TY - JOUR

T1 - Single-chip video signal processing system with embedded DRAM

AU - Hilgenstock, Joerg

AU - Herrmann, Klaus

AU - Moch, Soeren

AU - Pirsch, Peter

PY - 2000

Y1 - 2000

N2 - A programmable single-chip multiprocessor system for video signal processing applications has been developed. It integrates four processing nodes with on-chip DRAM and application-specific interfaces. The embedded DRAM is primarily used as frame buffer and makes external memory for most applications obsolete. For fast access to local data segments also static RAM is integrated in each processing node. Methods for efficient usage of the integrated memory are discussed and the concept for a MPEG2 video encoder/decoder implementation is presented.

AB - A programmable single-chip multiprocessor system for video signal processing applications has been developed. It integrates four processing nodes with on-chip DRAM and application-specific interfaces. The embedded DRAM is primarily used as frame buffer and makes external memory for most applications obsolete. For fast access to local data segments also static RAM is integrated in each processing node. Methods for efficient usage of the integrated memory are discussed and the concept for a MPEG2 video encoder/decoder implementation is presented.

UR - http://www.scopus.com/inward/record.url?scp=0034500770&partnerID=8YFLogxK

M3 - Conference article

AN - SCOPUS:0034500770

SP - 23

EP - 32

JO - IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation

JF - IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation

SN - 1520-6130

T2 - 2000 IEEE Workshop on Signal Processing Systems (SIPS 2000)

Y2 - 11 October 2000 through 13 October 2000

ER -