Loading [MathJax]/extensions/tex2jax.js

Design flow for embedded FPGAs based on a flexible architecture template

Publikation: Beitrag in Buch/Bericht/Sammelwerk/KonferenzbandAufsatz in KonferenzbandForschungPeer-Review

Autorschaft

  • B. Neumann
  • T. Von Sydow
  • H. Blume
  • T. G. Noll

Externe Organisationen

  • Rheinisch-Westfälische Technische Hochschule Aachen (RWTH)

Details

OriginalspracheEnglisch
Titel des Sammelwerks2008 Design, Automation and Test in Europe
Herausgeber (Verlag)Institute of Electrical and Electronics Engineers Inc.
Seiten56-61
Seitenumfang6
ISBN (Print)978-3-9810801-3-1
PublikationsstatusVeröffentlicht - 11 Apr. 2008
Extern publiziertJa
VeranstaltungDesign, Automation and Test in Europe, DATE 2008 - Munich, Deutschland
Dauer: 10 März 200814 März 2008

Publikationsreihe

NameProceedings -Design, Automation and Test in Europe, DATE
ISSN (Print)1530-1591

Abstract

Modern digital signal processing applications have an increasing demand for computational power while needing to preserve low power dissipation and high flexibility. For many applications, the growth of algorithmic complexity is already faster than the growth of computational power provided by discrete general purpose processors [1]. A typical approach to address this problem is the combination of a processor core with dedicated accelerators. Since changes in standards or algorithms can change the demands on the accelerators, an attractive alternative to highly customised VLSI-macros is the use of reconfigurable embedded FPGAs (eFPGAs). First commercial products combining a general purpose processor core and an embedded FPGA recently emerged (e.g. Stretch S6000 [2], Menta eFPGA-augmented CPUs [3]). For many digital signal processing applications, a significantly improved efficiency in terms of power dissipation, throughput and chip area can be achieved by tailoring both the processor core and the reconfigurable accelerator to the given application domain [4]. In this work, a methodology to design highly customisable eFPGA-architectures starting from a high level description is presented. The design framework elaborated during this work enables a physically optimised VLSI-design of the specified eFPGA and aims to support simulation of the according eFPGA-macros both on a functional and netlist-level by providing an elementary configuration tool based on the same high level description as the eFPGA-architecture.

ASJC Scopus Sachgebiete

Zitieren

Design flow for embedded FPGAs based on a flexible architecture template. / Neumann, B.; Von Sydow, T.; Blume, H. et al.
2008 Design, Automation and Test in Europe. Institute of Electrical and Electronics Engineers Inc., 2008. S. 56-61 (Proceedings -Design, Automation and Test in Europe, DATE).

Publikation: Beitrag in Buch/Bericht/Sammelwerk/KonferenzbandAufsatz in KonferenzbandForschungPeer-Review

Neumann, B, Von Sydow, T, Blume, H & Noll, TG 2008, Design flow for embedded FPGAs based on a flexible architecture template. in 2008 Design, Automation and Test in Europe. Proceedings -Design, Automation and Test in Europe, DATE, Institute of Electrical and Electronics Engineers Inc., S. 56-61, Design, Automation and Test in Europe, DATE 2008, Munich, Deutschland, 10 März 2008. https://doi.org/10.1109/DATE.2008.4484660
Neumann, B., Von Sydow, T., Blume, H., & Noll, T. G. (2008). Design flow for embedded FPGAs based on a flexible architecture template. In 2008 Design, Automation and Test in Europe (S. 56-61). (Proceedings -Design, Automation and Test in Europe, DATE). Institute of Electrical and Electronics Engineers Inc.. https://doi.org/10.1109/DATE.2008.4484660
Neumann B, Von Sydow T, Blume H, Noll TG. Design flow for embedded FPGAs based on a flexible architecture template. in 2008 Design, Automation and Test in Europe. Institute of Electrical and Electronics Engineers Inc. 2008. S. 56-61. (Proceedings -Design, Automation and Test in Europe, DATE). doi: 10.1109/DATE.2008.4484660
Neumann, B. ; Von Sydow, T. ; Blume, H. et al. / Design flow for embedded FPGAs based on a flexible architecture template. 2008 Design, Automation and Test in Europe. Institute of Electrical and Electronics Engineers Inc., 2008. S. 56-61 (Proceedings -Design, Automation and Test in Europe, DATE).
Download
@inproceedings{c8eb364f8d9e4f6c88740dccc50e68d6,
title = "Design flow for embedded FPGAs based on a flexible architecture template",
abstract = "Modern digital signal processing applications have an increasing demand for computational power while needing to preserve low power dissipation and high flexibility. For many applications, the growth of algorithmic complexity is already faster than the growth of computational power provided by discrete general purpose processors [1]. A typical approach to address this problem is the combination of a processor core with dedicated accelerators. Since changes in standards or algorithms can change the demands on the accelerators, an attractive alternative to highly customised VLSI-macros is the use of reconfigurable embedded FPGAs (eFPGAs). First commercial products combining a general purpose processor core and an embedded FPGA recently emerged (e.g. Stretch S6000 [2], Menta eFPGA-augmented CPUs [3]). For many digital signal processing applications, a significantly improved efficiency in terms of power dissipation, throughput and chip area can be achieved by tailoring both the processor core and the reconfigurable accelerator to the given application domain [4]. In this work, a methodology to design highly customisable eFPGA-architectures starting from a high level description is presented. The design framework elaborated during this work enables a physically optimised VLSI-design of the specified eFPGA and aims to support simulation of the according eFPGA-macros both on a functional and netlist-level by providing an elementary configuration tool based on the same high level description as the eFPGA-architecture.",
author = "B. Neumann and {Von Sydow}, T. and H. Blume and Noll, {T. G.}",
year = "2008",
month = apr,
day = "11",
doi = "10.1109/DATE.2008.4484660",
language = "English",
isbn = "978-3-9810801-3-1",
series = "Proceedings -Design, Automation and Test in Europe, DATE",
publisher = "Institute of Electrical and Electronics Engineers Inc.",
pages = "56--61",
booktitle = "2008 Design, Automation and Test in Europe",
address = "United States",
note = "Design, Automation and Test in Europe, DATE 2008 ; Conference date: 10-03-2008 Through 14-03-2008",

}

Download

TY - GEN

T1 - Design flow for embedded FPGAs based on a flexible architecture template

AU - Neumann, B.

AU - Von Sydow, T.

AU - Blume, H.

AU - Noll, T. G.

PY - 2008/4/11

Y1 - 2008/4/11

N2 - Modern digital signal processing applications have an increasing demand for computational power while needing to preserve low power dissipation and high flexibility. For many applications, the growth of algorithmic complexity is already faster than the growth of computational power provided by discrete general purpose processors [1]. A typical approach to address this problem is the combination of a processor core with dedicated accelerators. Since changes in standards or algorithms can change the demands on the accelerators, an attractive alternative to highly customised VLSI-macros is the use of reconfigurable embedded FPGAs (eFPGAs). First commercial products combining a general purpose processor core and an embedded FPGA recently emerged (e.g. Stretch S6000 [2], Menta eFPGA-augmented CPUs [3]). For many digital signal processing applications, a significantly improved efficiency in terms of power dissipation, throughput and chip area can be achieved by tailoring both the processor core and the reconfigurable accelerator to the given application domain [4]. In this work, a methodology to design highly customisable eFPGA-architectures starting from a high level description is presented. The design framework elaborated during this work enables a physically optimised VLSI-design of the specified eFPGA and aims to support simulation of the according eFPGA-macros both on a functional and netlist-level by providing an elementary configuration tool based on the same high level description as the eFPGA-architecture.

AB - Modern digital signal processing applications have an increasing demand for computational power while needing to preserve low power dissipation and high flexibility. For many applications, the growth of algorithmic complexity is already faster than the growth of computational power provided by discrete general purpose processors [1]. A typical approach to address this problem is the combination of a processor core with dedicated accelerators. Since changes in standards or algorithms can change the demands on the accelerators, an attractive alternative to highly customised VLSI-macros is the use of reconfigurable embedded FPGAs (eFPGAs). First commercial products combining a general purpose processor core and an embedded FPGA recently emerged (e.g. Stretch S6000 [2], Menta eFPGA-augmented CPUs [3]). For many digital signal processing applications, a significantly improved efficiency in terms of power dissipation, throughput and chip area can be achieved by tailoring both the processor core and the reconfigurable accelerator to the given application domain [4]. In this work, a methodology to design highly customisable eFPGA-architectures starting from a high level description is presented. The design framework elaborated during this work enables a physically optimised VLSI-design of the specified eFPGA and aims to support simulation of the according eFPGA-macros both on a functional and netlist-level by providing an elementary configuration tool based on the same high level description as the eFPGA-architecture.

UR - http://www.scopus.com/inward/record.url?scp=49749134677&partnerID=8YFLogxK

U2 - 10.1109/DATE.2008.4484660

DO - 10.1109/DATE.2008.4484660

M3 - Conference contribution

AN - SCOPUS:49749134677

SN - 978-3-9810801-3-1

T3 - Proceedings -Design, Automation and Test in Europe, DATE

SP - 56

EP - 61

BT - 2008 Design, Automation and Test in Europe

PB - Institute of Electrical and Electronics Engineers Inc.

T2 - Design, Automation and Test in Europe, DATE 2008

Y2 - 10 March 2008 through 14 March 2008

ER -

Von denselben Autoren