Details
Originalsprache | Englisch |
---|---|
Seiten (von - bis) | 1301-1308 |
Seitenumfang | 8 |
Fachzeitschrift | IEEE Transactions on Circuits and Systems |
Jahrgang | 36 |
Ausgabenummer | 10 |
Publikationsstatus | Veröffentlicht - Okt. 1989 |
Abstract
This paper describes VLSI-architectures of block matching algorithms (BMA's) utilizing systolic array processors. A well-known mapping procedure has been applied to derive the array processors from the algorithm. Examples of two- and one-dimensional systolic arrays are presented. The transistor-count of the architectures using presently available CMOS technology and their maximum processable frame rates for real-time computation of video signals have been estimated.
ASJC Scopus Sachgebiete
- Ingenieurwesen (insg.)
- Allgemeiner Maschinenbau
Zitieren
- Standard
- Harvard
- Apa
- Vancouver
- BibTex
- RIS
in: IEEE Transactions on Circuits and Systems, Jahrgang 36, Nr. 10, 10.1989, S. 1301-1308.
Publikation: Beitrag in Fachzeitschrift › Artikel › Forschung › Peer-Review
}
TY - JOUR
T1 - Array Architectures for Block Matching Algorithms
AU - Komarek, Thomas
AU - Pirsch, Peter
PY - 1989/10
Y1 - 1989/10
N2 - This paper describes VLSI-architectures of block matching algorithms (BMA's) utilizing systolic array processors. A well-known mapping procedure has been applied to derive the array processors from the algorithm. Examples of two- and one-dimensional systolic arrays are presented. The transistor-count of the architectures using presently available CMOS technology and their maximum processable frame rates for real-time computation of video signals have been estimated.
AB - This paper describes VLSI-architectures of block matching algorithms (BMA's) utilizing systolic array processors. A well-known mapping procedure has been applied to derive the array processors from the algorithm. Examples of two- and one-dimensional systolic arrays are presented. The transistor-count of the architectures using presently available CMOS technology and their maximum processable frame rates for real-time computation of video signals have been estimated.
UR - http://www.scopus.com/inward/record.url?scp=0024753317&partnerID=8YFLogxK
U2 - 10.1109/31.44346
DO - 10.1109/31.44346
M3 - Article
AN - SCOPUS:0024753317
VL - 36
SP - 1301
EP - 1308
JO - IEEE Transactions on Circuits and Systems
JF - IEEE Transactions on Circuits and Systems
SN - 0098-4094
IS - 10
ER -