Details
Originalsprache | Englisch |
---|---|
Fachzeitschrift | IEEE Transactions on Very Large Scale Integration (VLSI) Systems |
Publikationsstatus | Veröffentlicht - 2008 |
Zitieren
- Standard
- Harvard
- Apa
- Vancouver
- BibTex
- RIS
in: IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2008.
Publikation: Beitrag in Fachzeitschrift › Artikel › Forschung › Peer-Review
}
TY - JOUR
T1 - A scalable packet sorting circuit for high-speed WFQ packet scheduling
AU - McLaughlin, K.
AU - Sezer, S.
AU - Blume, H.
AU - Yang, X.
AU - Kupzog, F.
AU - Noll, T.
PY - 2008
Y1 - 2008
UR - http://www.scopus.com/inward/record.url?eid=2-s2.0-48149099928&partnerID=MN8TOARS
U2 - 10.1109/TVLSI.2008.2000323
DO - 10.1109/TVLSI.2008.2000323
M3 - Article
JO - IEEE Transactions on Very Large Scale Integration (VLSI) Systems
JF - IEEE Transactions on Very Large Scale Integration (VLSI) Systems
SN - 1063-8210
ER -