A scalable packet sorting circuit for high-speed WFQ packet scheduling

Publikation: Beitrag in FachzeitschriftArtikelForschungPeer-Review

Autoren

  • K. McLaughlin
  • S. Sezer
  • H. Blume
  • X. Yang
  • F. Kupzog
  • T. Noll

Organisationseinheiten

Forschungs-netzwerk anzeigen

Details

OriginalspracheEnglisch
FachzeitschriftIEEE Transactions on Very Large Scale Integration (VLSI) Systems
PublikationsstatusVeröffentlicht - 2008

Zitieren

A scalable packet sorting circuit for high-speed WFQ packet scheduling. / McLaughlin, K.; Sezer, S.; Blume, H. et al.
in: IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2008.

Publikation: Beitrag in FachzeitschriftArtikelForschungPeer-Review

Download
@article{c464b7389f00447a96cb1bf799bc8382,
title = "A scalable packet sorting circuit for high-speed WFQ packet scheduling",
author = "K. McLaughlin and S. Sezer and H. Blume and X. Yang and F. Kupzog and T. Noll",
year = "2008",
doi = "10.1109/TVLSI.2008.2000323",
language = "English",
journal = "IEEE Transactions on Very Large Scale Integration (VLSI) Systems",
issn = "1063-8210",
publisher = "Institute of Electrical and Electronics Engineers Inc.",

}

Download

TY - JOUR

T1 - A scalable packet sorting circuit for high-speed WFQ packet scheduling

AU - McLaughlin, K.

AU - Sezer, S.

AU - Blume, H.

AU - Yang, X.

AU - Kupzog, F.

AU - Noll, T.

PY - 2008

Y1 - 2008

UR - http://www.scopus.com/inward/record.url?eid=2-s2.0-48149099928&partnerID=MN8TOARS

U2 - 10.1109/TVLSI.2008.2000323

DO - 10.1109/TVLSI.2008.2000323

M3 - Article

JO - IEEE Transactions on Very Large Scale Integration (VLSI) Systems

JF - IEEE Transactions on Very Large Scale Integration (VLSI) Systems

SN - 1063-8210

ER -

Von denselben Autoren